# **HEF4015B**

# **Dual 4-bit static shift register**

Rev. 9 — 21 March 2016

**Product data sheet** 

### 1. General description

The HEF4015B is a dual edge-triggered 4-bit static shift register (serial-to-parallel converter). Each shift register has a serial data input (D), a clock input (CP), four fully buffered parallel outputs (Q0 to Q3) and an overriding asynchronous master reset input (MR). Information present on D is shifted to the first register position, and all the data in the register is shifted one position to the right on the LOW-to-HIGH transition of CP. A HIGH on MR clears the register and forces Q0 to Q3 to LOW, independent of CP and D. The clock input's Schmitt trigger action makes the input highly tolerant of slower clock rise and fall times.

It operates over a recommended  $V_{DD}$  power supply range of 3 V to 15 V referenced to  $V_{SS}$  (usually ground). Unused inputs must be connected to  $V_{DD}$ ,  $V_{SS}$ , or another input.

#### 2. Features and benefits

- Tolerant of slow clock rise and fall times
- Fully static operation
- 5 V, 10 V, and 15 V parametric ratings
- Standardized symmetrical output characteristics
- Specified from -40 °C to +85 °C.
- Complies with JEDEC standard JESD 13-B

## 3. Applications

- Serial-to-parallel converter
- Buffer stores
- General purpose register

## 4. Ordering information

#### Table 1. Ordering information

All types operate from -40 °C to +85 °C.

| Type number | Package |                                                            |          |  |  |  |  |  |
|-------------|---------|------------------------------------------------------------|----------|--|--|--|--|--|
|             | Name    | Description                                                | Version  |  |  |  |  |  |
| HEF4015BT   | SO16    | plastic small outline package; 16 leads; body width 3.9 mm | SOT109-1 |  |  |  |  |  |



**Dual 4-bit static shift register** 

# 5. Functional diagram

Logic diagram for one register



Fig 2.

**Dual 4-bit static shift register** 

# 6. Pinning information

### 6.1 Pinning



### 6.2 Pin description

Table 2. Pin description

| Symbol          | Pin           | Description                              |
|-----------------|---------------|------------------------------------------|
| 1Q0 to 1Q3      | 5, 4, 3, 10   | parallel output                          |
| 2Q0 to 2Q3      | 13, 12, 11, 2 | parallel output                          |
| 1MR, 2MR        | 6, 14         | master reset input (active HIGH)         |
| 1D, 2D          | 7, 15         | serial data input                        |
| V <sub>SS</sub> | 8             | ground supply voltage                    |
| 1CP, 2CP        | 9, 1          | clock input (LOW-to-HIGH edge-triggered) |
| $V_{DD}$        | 16            | supply voltage                           |

# 7. Functional description

Table 3. Function table [1]

| number of clock   | Input        |    |    | Output    | Output    |           |           |  |
|-------------------|--------------|----|----|-----------|-----------|-----------|-----------|--|
| pulse transitions | CP           | D  | MR | Q0        | Q1        | Q2        | Q3        |  |
| 1                 | $\uparrow$   | D1 | L  | D1        | Х         | Х         | X         |  |
| 2                 | $\uparrow$   | D2 | L  | D2        | D1        | X         | Х         |  |
| 3                 | 1            | D3 | L  | D3        | D2        | D1        | X         |  |
| 4                 | 1            | D4 | L  | D4        | D3        | D2        | D1        |  |
|                   | $\downarrow$ | X  | L  | no change | no change | no change | no change |  |
|                   | X            | X  | Н  | L         | L         | L         | L         |  |

<sup>[1]</sup> H = HIGH voltage level; L = LOW voltage level; X = don't care; Dn = either HIGH or LOW;

HEF4015B

All information provided in this document is subject to legal disclaimers.

© NXP Semiconductors N.V. 2016. All rights reserved.

 $<sup>\</sup>uparrow$  = positive-going transition;  $\downarrow$  = negative-going transition.

**Dual 4-bit static shift register** 

# 8. Limiting values

Table 4. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol           | Parameter               | Conditions                                                          | Min  | Max                   | Unit |
|------------------|-------------------------|---------------------------------------------------------------------|------|-----------------------|------|
| $V_{DD}$         | supply voltage          |                                                                     | -0.5 | +18                   | V    |
| I <sub>IK</sub>  | input clamping current  | $V_I < -0.5 \text{ V or } V_I > V_{DD} + 0.5 \text{ V}$             | -    | ±10                   | mA   |
| VI               | input voltage           |                                                                     | -0.5 | V <sub>DD</sub> + 0.5 | V    |
| I <sub>OK</sub>  | output clamping current | $V_O < -0.5 \text{ V or } V_O > V_{DD} + 0.5 \text{ V}$             | -    | ±10                   | mA   |
| I <sub>I/O</sub> | input/output current    |                                                                     | -    | ±10                   | mA   |
| I <sub>DD</sub>  | supply current          |                                                                     | -    | 50                    | mA   |
| T <sub>stg</sub> | storage temperature     |                                                                     | -65  | +150                  | °C   |
| T <sub>amb</sub> | ambient temperature     |                                                                     | -40  | +85                   | °C   |
| P <sub>tot</sub> | total power dissipation | $T_{amb} = -40  ^{\circ}\text{C} \text{ to } +85  ^{\circ}\text{C}$ |      |                       |      |
|                  |                         | SO16 package                                                        | 1 -  | 500                   | mW   |
| Р                | power dissipation       | per output                                                          | -    | 100                   | mW   |

<sup>[1]</sup> For SO16 package:  $P_{tot}$  derates linearly with 8 mW/K above 70 °C.

# 9. Recommended operating conditions

Table 5. Recommended operating conditions

| Symbol           | Parameter                           | Conditions             | Min | Тур | Max      | Unit |
|------------------|-------------------------------------|------------------------|-----|-----|----------|------|
| $V_{DD}$         | supply voltage                      |                        | 3   | -   | 15       | V    |
| VI               | input voltage                       |                        | 0   | -   | $V_{DD}$ | V    |
| T <sub>amb</sub> | ambient temperature                 | in free air            | -40 | -   | +85      | °C   |
| Δt/ΔV            | input transition rise and fall rate | V <sub>DD</sub> = 5 V  | -   | -   | 3.75     | μs/V |
|                  |                                     | V <sub>DD</sub> = 10 V | -   | -   | 0.5      | μs/V |
|                  |                                     | V <sub>DD</sub> = 15 V | -   | -   | 0.08     | μs/V |

**Dual 4-bit static shift register** 

## 10. Static characteristics

Table 6. Static characteristics

 $V_{SS} = 0$  V;  $V_I = V_{SS}$  or  $V_{DD}$  unless otherwise specified.

| Symbol          | Parameter                 | Conditions              | $V_{DD}$ | T <sub>amb</sub> = | -40 °C | T <sub>amb</sub> = | 25 °C | T <sub>amb</sub> = | 85 °C | Unit |
|-----------------|---------------------------|-------------------------|----------|--------------------|--------|--------------------|-------|--------------------|-------|------|
|                 |                           |                         |          | Min                | Max    | Min                | Max   | Min                | Max   |      |
| V <sub>IH</sub> | HIGH-level input voltage  | $ I_{O}  < 1 \mu A$     | 5 V      | 3.5                | -      | 3.5                | -     | 3.5                | -     | V    |
|                 |                           |                         | 10 V     | 7.0                | -      | 7.0                | -     | 7.0                | -     | V    |
|                 |                           |                         | 15 V     | 11.0               | -      | 11.0               | -     | 11.0               | -     | V    |
| V <sub>IL</sub> | LOW-level input voltage   | $ I_{O}  < 1 \mu A$     | 5 V      | -                  | 1.5    | -                  | 1.5   | -                  | 1.5   | V    |
|                 |                           |                         | 10 V     | -                  | 3.0    | -                  | 3.0   | -                  | 3.0   | V    |
|                 |                           |                         | 15 V     | -                  | 4.0    | -                  | 4.0   | -                  | 4.0   | V    |
| V <sub>OH</sub> | HIGH-level output voltage | $ I_{O}  < 1 \mu A$     | 5 V      | 4.95               | -      | 4.95               | -     | 4.95               | -     | V    |
|                 |                           |                         | 10 V     | 9.95               | -      | 9.95               | -     | 9.95               | -     | V    |
|                 |                           |                         | 15 V     | 14.95              | -      | 14.95              | -     | 14.95              | -     | V    |
| V <sub>OL</sub> | LOW-level output voltage  | $ I_{O}  < 1 \mu A$     | 5 V      | -                  | 0.05   | -                  | 0.05  | -                  | 0.05  | V    |
|                 |                           |                         | 10 V     | -                  | 0.05   | -                  | 0.05  | -                  | 0.05  | V    |
|                 |                           |                         | 15 V     | -                  | 0.05   | -                  | 0.05  | -                  | 0.05  | V    |
| I <sub>OH</sub> | HIGH-level output current | V <sub>O</sub> = 2.5 V  | 5 V      | -                  | -1.7   | -                  | -1.4  | -                  | -1.1  | mA   |
|                 |                           | V <sub>O</sub> = 4.6 V  | 5 V      | -                  | -0.52  | -                  | -0.44 | -                  | -0.36 | mA   |
|                 |                           | V <sub>O</sub> = 9.5 V  | 10 V     | -                  | -1.3   | -                  | -1.1  | -                  | -0.9  | mA   |
|                 |                           | V <sub>O</sub> = 13.5 V | 15 V     | -                  | -3.6   | -                  | -3.0  | -                  | -2.4  | mA   |
| I <sub>OL</sub> | LOW-level output current  | V <sub>O</sub> = 0.4 V  | 5 V      | 0.52               | -      | 0.44               | -     | 0.36               | -     | mA   |
|                 |                           | $V_0 = 0.5 V$           | 10 V     | 1.3                | -      | 1.1                | -     | 0.9                | -     | mA   |
|                 |                           | V <sub>O</sub> = 1.5 V  | 15 V     | 3.6                | -      | 3.0                | -     | 2.4                | -     | mA   |
| I <sub>I</sub>  | input leakage current     |                         | 15 V     | -                  | ±0.3   | -                  | ±0.3  | -                  | ±1.0  | μΑ   |
| I <sub>DD</sub> | supply current            | I <sub>O</sub> = 0 A    | 5 V      | -                  | 20     | -                  | 20    | -                  | 150   | μΑ   |
|                 |                           |                         | 10 V     | -                  | 40     | -                  | 40    | -                  | 300   | μΑ   |
|                 |                           |                         | 15 V     | -                  | 80     | -                  | 80    | -                  | 600   | μΑ   |
| Cı              | input capacitance         |                         | -        | -                  | -      | -                  | 7.5   | -                  | -     | pF   |

**Dual 4-bit static shift register** 

# 11. Dynamic characteristics

Table 7. Dynamic characteristics

 $V_{SS} = 0$  V;  $C_L = 50$  pF;  $T_{amb} = 25$  °C.

| Symbol                         | Parameter         | Conditions                        | $V_{DD}$ | Extrapolation formula[1]            | Min | Тур | Max | Unit |
|--------------------------------|-------------------|-----------------------------------|----------|-------------------------------------|-----|-----|-----|------|
| t <sub>PHL</sub>               | HIGH to LOW       | nCP to Qn;                        | 5 V      | 103 ns + (0.55 ns/pF)C <sub>L</sub> | -   | 130 | 260 | ns   |
|                                | propagation delay | see Figure 4                      | 10 V     | 44 ns + (0.23 ns/pF)C <sub>L</sub>  | -   | 55  | 110 | ns   |
|                                |                   |                                   | 15 V     | 32 ns + (0.16 ns/pF)C <sub>L</sub>  | -   | 40  | 80  | ns   |
|                                |                   | nMR to Qn;                        | 5 V      | 78 ns + (0.55 ns/pF)C <sub>L</sub>  | -   | 105 | 210 | ns   |
|                                |                   | see <u>Figure 6</u>               | 10 V     | 34 ns + (0.23 ns/pF)C <sub>L</sub>  | -   | 45  | 90  | ns   |
|                                |                   |                                   | 15 V     | 27 ns + (0.16 ns/pF)C <sub>L</sub>  | -   | 35  | 70  | ns   |
| t <sub>PLH</sub>               | LOW to HIGH       | nCP to Qn                         | 5 V      | 93 ns + (0.55 ns/pF)C <sub>L</sub>  | -   | 120 | 240 | ns   |
|                                | propagation delay | see Figure 4                      | 10 V     | 44 ns + (0.23 ns/pF)C <sub>L</sub>  | -   | 55  | 110 | ns   |
|                                |                   |                                   | 15 V     | 32 ns + (0.16 ns/pF)C <sub>L</sub>  | -   | 40  | 80  | ns   |
| t <sub>t</sub>                 | transition time   | see <u>Figure 4</u>               | 5 V      | 10 ns + (1.00 ns/pF)C <sub>L</sub>  | -   | 60  | 120 | ns   |
|                                |                   |                                   | 10 V     | 9 ns + (0.42 ns/pF)C <sub>L</sub>   | -   | 30  | 60  | ns   |
|                                |                   |                                   | 15 V     | 6 ns + (0.28 ns/pF)C <sub>L</sub>   | -   | 20  | 40  | ns   |
| t <sub>su</sub>                | set-up time       | nD to nCP;<br>see <u>Figure 5</u> | 5 V      |                                     | +25 | -15 | -   | ns   |
|                                |                   |                                   | 10 V     |                                     | +25 | -10 | -   | ns   |
|                                |                   |                                   | 15 V     |                                     | +20 | -5  | -   | ns   |
| t <sub>h</sub>                 | hold time         | nD to nCP;<br>see <u>Figure 5</u> | 5 V      |                                     | 40  | 20  | -   | ns   |
|                                |                   |                                   | 10 V     |                                     | 20  | 10  | -   | ns   |
|                                |                   |                                   | 15 V     |                                     | 15  | 8   | -   | ns   |
| t <sub>W</sub>                 | pulse width       | nCP LOW;                          | 5 V      |                                     | 60  | 30  | -   | ns   |
|                                |                   | minimum width; see Figure 5       | 10 V     |                                     | 30  | 15  | -   | ns   |
|                                |                   | see <u>rigule 5</u>               | 15 V     |                                     | 20  | 10  | -   | ns   |
|                                |                   | nMR HIGH;                         | 5 V      |                                     | 80  | 40  | -   | ns   |
|                                |                   | minimum width; see Figure 6       | 10 V     |                                     | 30  | 15  | -   | ns   |
|                                |                   | see <u>rigule 6</u>               | 15 V     |                                     | 24  | 12  | -   | ns   |
| t <sub>rec</sub> recovery time | recovery time     | pin nMR;                          | 5 V      |                                     | 50  | 20  | -   | ns   |
|                                | see Figure 6      | 10 V                              |          | 30                                  | 10  | -   | ns  |      |
|                                |                   |                                   | 15 V     |                                     | 20  | 5   | -   | ns   |
| f <sub>max</sub>               | maximum frequency | see Figure 5                      | 5 V      |                                     | 7   | 15  | -   | MHz  |
|                                |                   |                                   | 10 V     |                                     | 15  | 30  | -   | MHz  |
|                                |                   |                                   | 15 V     |                                     | 22  | 44  | -   | MHz  |

<sup>[1]</sup> The typical values of the propagation delay and transition times are calculated from the extrapolation formulas shown ( $C_L$  in pF).

Table 8. Dynamic power dissipation P<sub>D</sub>

 $P_D$  can be calculated from the formulas shown.  $V_{SS} = 0$  V;  $t_r = t_f \le 20$  ns;  $T_{amb} = 25$  °C.

| Symbol | Parameter     | $V_{DD}$ | Typical formula for P <sub>D</sub> (μW)                                      | where:                                                |
|--------|---------------|----------|------------------------------------------------------------------------------|-------------------------------------------------------|
| $P_D$  | dynamic power | 5 V      | $P_D = 1500 \times f_i + \Sigma (f_o \times C_L) \times V_{DD}^2$            | $f_i$ = input frequency in MHz;                       |
|        | dissipation   | 10 V     | $P_D = 6300 \times f_i + \Sigma (f_o \times C_L) \times V_{DD}^2$            | fo = output frequency in MHz;                         |
|        |               | 15 V     | $P_{D} = 17000 \times f_{i} + \Sigma (f_{o} \times C_{L}) \times V_{DD}^{2}$ | C <sub>L</sub> = output load capacitance in pF;       |
|        |               |          |                                                                              | $V_{DD}$ = supply voltage in V;                       |
|        |               |          |                                                                              | $\Sigma(C_L \times f_o) = \text{sum of the outputs.}$ |

#### 12. Waveforms





The shaded area indicates where the input is permitted to change for predictable output performance.

Set-up and hold times are shown as positive values but may be specified as negative values;

Measurement points are given in Table 9.

Fig 5. Waveforms showing set-up times, hold times, and minimum clock pulse width

**Dual 4-bit static shift register** 



Table 9. Measurement points

| Supply voltage | Input              | Output             |
|----------------|--------------------|--------------------|
| $V_{DD}$       | V <sub>M</sub>     | V <sub>M</sub>     |
| 5 V to 15 V    | 0.5V <sub>DD</sub> | 0.5V <sub>DD</sub> |

#### **Dual 4-bit static shift register**



#### a. Input waveforms



#### b. Test circuit

Test data is given in Table 10.

Definitions for test circuit:

DUT = Device Under Test;

 $C_L$  = load capacitance including jig and probe capacitance;

 $R_{T}$  = termination resistance should be equal to the output impedance  $Z_{0}$  of the pulse generator.

Fig 7. Test circuit for measuring switching times

#### Table 10. Test data

| Supply voltage | Input                              | Load    |       |
|----------------|------------------------------------|---------|-------|
| $V_{DD}$       | $V_{l}$ $t_{r}, t_{f}$ $C$         |         | CL    |
| 5 V to 15 V    | V <sub>SS</sub> or V <sub>DD</sub> | ≤ 20 ns | 50 pF |

## 13. Package outline

#### SO16: plastic small outline package; 16 leads; body width 3.9 mm

SOT109-1



#### Note

1. Plastic or metal protrusions of 0.15 mm (0.006 inch) maximum per side are not included.

| OUTLINE  |        | REFER  | RENCES | EUROPEAN   | ISSUE DATE                      |
|----------|--------|--------|--------|------------|---------------------------------|
| VERSION  | IEC    | JEDEC  | JEITA  | PROJECTION | ISSUE DATE                      |
| SOT109-1 | 076E07 | MS-012 |        |            | <del>99-12-27</del><br>03-02-19 |

Fig 8. Package outline SOT109-1 (SO16)

HEF4015B

All information provided in this document is subject to legal disclaimers.

© NXP Semiconductors N.V. 2016. All rights reserved.

Dual 4-bit static shift register

# 14. Revision history

#### Table 11. Revision history

| Document ID      | Release date | Data sheet status              | Change notice       | Supersedes       |
|------------------|--------------|--------------------------------|---------------------|------------------|
| HEF4015B v.9     | 20160321     | Product data sheet             | -                   | HEF4015B v.8     |
| Modifications:   | Type number  | HEF4015BP (SOT38-4) remo       | ved.                |                  |
| HEF4015B v.8     | 20111121     | Product data sheet             | -                   | HEF4015B v.7     |
| Modifications:   | Legal pages  | updated.                       |                     |                  |
|                  | Changes in " | General description" and "Feat | ures and benefits". |                  |
| HEF4015B v.7     | 20110914     | Product data sheet             | -                   | HEF4015B v.6     |
| HEF4015B v.6     | 20091103     | Product data sheet             | -                   | HEF4015B v.5     |
| HEF4015B v.5     | 20090624     | Product data sheet             | -                   | HEF4015B v.4     |
| HEF4015B v.4     | 20090127     | Product data sheet             | -                   | HEF4015B_CNV v.3 |
| HEF4015B_CNV v.3 | 19950101     | Product specification          | -                   | HEF4015B_CNV v.2 |
| HEF4015B_CNV v.2 | 19950101     | Product specification          | -                   | -                |

#### **Dual 4-bit static shift register**

### 15. Legal information

#### 15.1 Data sheet status

| Document status[1][2]          | Product status[3] | Definition                                                                            |
|--------------------------------|-------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development       | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification     | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production        | This document contains the product specification.                                     |

- [1] Please consult the most recently issued document before initiating or completing a design.
- [2] The term 'short data sheet' is explained in section "Definitions"
- [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nxp.com.

#### 15.2 Definitions

Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

#### 15.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

HEF4015B

All information provided in this document is subject to legal disclaimers.

© NXP Semiconductors N.V. 2016. All rights reserved.

#### **Dual 4-bit static shift register**

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

Non-automotive qualified products — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond

NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

#### 15.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

#### 16. Contact information

For more information, please visit: <a href="http://www.nxp.com">http://www.nxp.com</a>

For sales office addresses, please send an email to: salesaddresses@nxp.com

**HEF4015B NXP Semiconductors** 

### **Dual 4-bit static shift register**

### 17. Contents

| 1    | General description 1              |
|------|------------------------------------|
| 2    | Features and benefits              |
| 3    | Applications                       |
| 4    | Ordering information               |
| 5    | Functional diagram 2               |
| 6    | Pinning information 3              |
| 6.1  | Pinning                            |
| 6.2  | Pin description                    |
| 7    | Functional description 3           |
| 8    | Limiting values 4                  |
| 9    | Recommended operating conditions 4 |
| 10   | Static characteristics 5           |
| 11   | Dynamic characteristics 6          |
| 12   | Waveforms                          |
| 13   | Package outline                    |
| 14   | Revision history                   |
| 15   | Legal information                  |
| 15.1 | Data sheet status                  |
| 15.2 | Definitions                        |
| 15.3 | Disclaimers                        |
| 15.4 | Trademarks                         |
| 16   | Contact information                |
| 17   | Contents                           |
|      |                                    |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.